**General Description**

The AAT2153 SwitchReg is a 2.5A step-down converter with an input voltage range of 2.7V to 5.5V and an adjustable output voltage from 0.6V to $V_{IN}$. The 1.4MHz switching frequency enables the use of small external components. The small footprint and high efficiency make the AAT2153 an ideal choice for portable applications.

The AAT2153 delivers 2.5A maximum output current while consuming only $42\mu A$ of no-load quiescent current. Ultra-low $R_{DS(ON)}$ integrated MOSFETs and 100% duty cycle operation make the AAT2153 an ideal choice for high output voltage, high current applications which require a low dropout threshold.

The AAT2153 provides excellent transient response and high output accuracy across the operating range. No external compensation components are required.

The AAT2153 maintains high efficiency throughout the load range. The AAT2153’s unique architecture produces reduced ripple and spectral noise. Over-temperature and short-circuit protection safeguard the AAT2153 and system components from damage.

The AAT2153 is available in a Pb-free, space-saving 16-pin 3x3mm QFN package. The product is rated over an operating temperature range of -40°C to +85°C.

**Features**

- 2.5A Maximum Output Current
- Input Voltage: 2.7V to 5.5V
- Output Voltage: 0.6V to $V_{IN}$
- Up to 95% Efficiency
- Low Noise Light Load Mode
- $42\mu A$ No Load Quiescent Current
- No External Compensation Required
- 1.4MHz Switching Frequency
- 100% Duty Cycle Low-Dropout Operation
- Internal Soft Start
- Over-Temperature and Current Limit Protection
- $<1\mu A$ Shutdown Current
- 16-Pin 3x3mm QFN Package
- Temperature Range: -40°C to +85°C

**Applications**

- Cellular Phones
- Digital Cameras
- Hard Disk Drives
- MP3 Players
- PDAs and Handheld Computers
- Portable Media Players
- USB Devices

**Typical Application**

![Typical Application Diagram](image-url)
Pin Descriptions

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Symbol</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1, 2, 3</td>
<td>PGND</td>
<td>Main power ground return pin. Connect to the output and input capacitor return. (See board layout rules.)</td>
</tr>
<tr>
<td>4</td>
<td>FB</td>
<td>Feedback input pin. For an adjustable output, connect an external resistive divider to this pin. For fixed output voltage versions, FB is the output pin of the converter.</td>
</tr>
<tr>
<td>5</td>
<td>SGND</td>
<td>Signal ground. Connect the return of all small signal components to this pin. (See board layout rules.)</td>
</tr>
<tr>
<td>6, 8, 16</td>
<td>N/C</td>
<td>Not internally connected.</td>
</tr>
<tr>
<td>7</td>
<td>EN</td>
<td>Enable input pin. A logic high enables the converter; a logic low forces the AAT2153 into shutdown mode reducing the supply current to less than 1 μA. The pin should not be left floating.</td>
</tr>
<tr>
<td>9</td>
<td>VCC</td>
<td>Bias supply. Supplies power for the internal circuitry. Connect to input power.</td>
</tr>
<tr>
<td>10, 11, 12</td>
<td>VP</td>
<td>Input supply voltage for the converter power stage. Must be closely decoupled to PGND.</td>
</tr>
<tr>
<td>13, 14, 15</td>
<td>LX</td>
<td>Connect inductor to these pins. Switching node internally connected to the drain of both high- and low-side MOSFETs.</td>
</tr>
<tr>
<td></td>
<td>EP</td>
<td>Exposed paddle (bottom); connect to PGND directly beneath package.</td>
</tr>
</tbody>
</table>

Pin Configuration

![QFN33-16 Pin Configuration](Top View)
# Absolute Maximum Ratings\(^1\)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{CC}, V_p)</td>
<td>(V_{CC}, V_p) to GND</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>(V_{LX})</td>
<td>LX to GND</td>
<td>-0.3 to (V_p + 0.3)</td>
<td>V</td>
</tr>
<tr>
<td>(V_{FB})</td>
<td>FB to GND</td>
<td>-0.3 to (V_{CC} + 0.3)</td>
<td>V</td>
</tr>
<tr>
<td>(V_{EN})</td>
<td>EN to GND</td>
<td>-0.3 to -6</td>
<td>V</td>
</tr>
<tr>
<td>(T_J)</td>
<td>Operating Junction Temperature Range</td>
<td>-40 to 150</td>
<td>°C</td>
</tr>
</tbody>
</table>

## Thermal Characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(\theta_J)</td>
<td>Maximum Thermal Resistance</td>
<td>50</td>
<td>°C/W</td>
</tr>
<tr>
<td>(\theta_C)</td>
<td>Maximum Thermal Resistance</td>
<td>4.2</td>
<td>°C/W</td>
</tr>
<tr>
<td>(P_D)</td>
<td>Maximum Power Dissipation ((T_A = 25^\circ)C)(^2, 3)</td>
<td>2.0</td>
<td>W</td>
</tr>
</tbody>
</table>

## Recommended Operating Conditions

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(T_A)</td>
<td>Ambient Temperature Range</td>
<td>-40 to 85</td>
<td>°C</td>
</tr>
</tbody>
</table>

---

1. Stresses above those listed in Absolute Maximum Ratings may cause damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum Rating should be applied at any one time.
2. Mounted on a demo board (FR4, in still air). Exposed pad must be mounted to PCB.
3. Derate 20mW/°C above 25°C.
### Electrical Characteristics¹

\( V_{IN} = 3.6\text{V}; \ T_{A} = -40^\circ\text{C} \text{ to } +85^\circ\text{C}, \) unless otherwise noted. Typical values are \( T_{A} = 25^\circ\text{C}. \)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \text{VIN} )</td>
<td>Input Voltage</td>
<td>( \text{VIN} ) Rising</td>
<td>2.7</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( \text{VOUT} )</td>
<td>Output Voltage Range</td>
<td>( \text{VIN} )</td>
<td>0.6</td>
<td>( \text{VIN} )</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( \text{VUVLO} )</td>
<td>UVLO Threshold</td>
<td>Hysteresis</td>
<td>250</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \text{VOUT} )</td>
<td>Output Voltage Tolerance</td>
<td>( I_{OUT} = 0\text{A to }2.5\text{A}, \ V_{IN} = 2.7\text{V to }5.5\text{V} )</td>
<td>-3.0</td>
<td>3.0</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>( I_{Q} )</td>
<td>Quiescent Current</td>
<td>No Load</td>
<td>42</td>
<td>90</td>
<td>( \mu\text{A} )</td>
<td></td>
</tr>
<tr>
<td>( I_{SLIM} )</td>
<td>Current Limit</td>
<td>( V_{EN} = \text{GND} )</td>
<td>1.0</td>
<td>( \mu\text{A} )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{DSOH} )</td>
<td>High Side Switch On-Resistance</td>
<td></td>
<td>0.120</td>
<td>( \Omega )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{DSOHNL} )</td>
<td>Low Side Switch On-Resistance</td>
<td></td>
<td>0.085</td>
<td>( \Omega )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Delta V_{LOADREG} )</td>
<td>Load Regulation</td>
<td>( I_{LOAD} = 0\text{A to }2.5\text{A} )</td>
<td>0.5</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Delta V_{LINEREG/\Delta V_{IN}} )</td>
<td>Line Regulation</td>
<td>( V_{IN} = 2.7\text{V to }5.5\text{V} )</td>
<td>0.2</td>
<td>%/V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{FB} )</td>
<td>Feedback Threshold Voltage Accuracy (Adjustable Version)</td>
<td>No Load, ( T_{A} = 25^\circ\text{C} )</td>
<td>0.591</td>
<td>0.60</td>
<td>0.609</td>
<td>V</td>
</tr>
<tr>
<td>( I_{FB} )</td>
<td>FB Leakage Current</td>
<td>( V_{OUT} = 1.0\text{V} )</td>
<td>0.2</td>
<td>( \mu\text{A} )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( F_{OSC} )</td>
<td>Internal Oscillator Frequency</td>
<td></td>
<td>1.12</td>
<td>1.4</td>
<td>1.68</td>
<td>MHz</td>
</tr>
<tr>
<td>( T_{S} )</td>
<td>Start-Up Time</td>
<td>From Enable to Output Regulation; ( C_{FF} = 100pF )</td>
<td>150</td>
<td>( \mu\text{s} )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_{SD} )</td>
<td>Over-Temperature Shutdown Threshold</td>
<td></td>
<td>140</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_{HYS} )</td>
<td>Over-Temperature Shutdown Hysteresis</td>
<td></td>
<td>15</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

| EN | | | | |
|---|---|---|---|
| \( V_{IL} \) | Enable Threshold Low | | 0.6 | V |
| \( V_{IH} \) | Enable Threshold High | | 1.4 | V |
| \( I_{EN} \) | Enable Leakage Current | \( V_{IN} = V_{EN} = 5.5\text{V} \) | -1.0 | 1.0 | \( \mu\text{A} \) |

¹ The AAT2153 is guaranteed to meet performance specifications over the \(-40^\circ\text{C} \text{ to } +85^\circ\text{C} \) operating temperature range and is assured by design, characterization, and correlation with statistical process controls.
AAT2153
2.5A Low-Noise, Step-Down Converter

Typical Characteristics

Efficiency vs. Output Current
(V_{OUT} = 3.3V)

Load Regulation
(V_{OUT} = 3.3V)

Efficiency vs. Output Current
(V_{OUT} = 1.8V)

Load Regulation
(V_{OUT} = 1.8V)

Efficiency vs. Output Current
(V_{OUT} = 1.2V)

Load Regulation
(V_{OUT} = 1.2V)
Typical Characteristics

**Quiescent Current vs. Input Voltage**  
\(V_{\text{OUT}} = 1.8\text{V}; \text{No Load}\)

**Output Voltage vs. Temperature**  
\(V_{\text{OUT}} = 1.8\text{V}; I_{\text{OUT}} = 2.5\text{A}\)

**Output Voltage vs. Input Voltage**  
\(V_{\text{OUT}} = 1.8\text{V}; I_{\text{OUT}} = 1\text{A}\)

**Switching Frequency vs. Temperature**  
\(V_{\text{OUT}} = 1.8\text{V}; I_{\text{OUT}} = 2.5\text{A}\)

**Load Transient Response**  
\(V_{\text{OUT}} = 1.8\text{V}\)

**Load Transient Response**  
\(V_{\text{OUT}} = 1.8\text{V}; C_{\text{FF}} = 100\text{pF}\)
## Typical Characteristics

### Load Transient Response

**Configuration 1:**
- \( I_{\text{OUT}} = 1\text{A to 2.5A} \)
- \( V_{\text{OUT}} = 1.8\text{V} \)
- \( R_1 = 0\Omega \)
- \( C_{\text{OUT}} = 2\times22\mu\text{F} \)

**Configuration 2:**
- \( I_{\text{OUT}} = 1\text{A to 2.5A} \)
- \( V_{\text{OUT}} = 1.8\text{V} \)
- \( R_1 = 10\Omega \)
- \( C_{\text{OUT}} = 22\mu\text{F} \)

**Configuration 3:**
- \( I_{\text{OUT}} = 250\text{mA to 2.5A} \)
- \( V_{\text{OUT}} = 1.8\text{V} \)
- \( R_1 = 0\Omega \)
- \( C_{\text{OUT}} = 2\times22\mu\text{F} \)

**Configuration 4:**
- \( I_{\text{OUT}} = 250\text{mA to 2.5A} \)
- \( V_{\text{OUT}} = 1.8\text{V} \)
- \( R_1 = 10\Omega \)
- \( C_{\text{OUT}} = 22\mu\text{F} \)

**Configuration 5:**
- \( I_{\text{OUT}} = 100\text{mA to 2.5A} \)
- \( V_{\text{OUT}} = 1.8\text{V} \)
- \( R_1 = 0\Omega \)
- \( C_{\text{OUT}} = 2\times22\mu\text{F} \)

**Configuration 6:**
- \( I_{\text{OUT}} = 100\text{mA to 2.5A} \)
- \( V_{\text{OUT}} = 1.8\text{V} \)
- \( R_1 = 10\Omega \)
- \( C_{\text{OUT}} = 22\mu\text{F} \)

**Graphs:**
- Output Voltage (top) vs. Load Current (bottom) for each configuration.
- Time axis: \( 100\mu\text{s/div} \)
Typical Characteristics

**Load Transient Response**

\[ I_{OUT} = 10\text{mA to } 2.5\text{A}; \ V_{OUT} = 1.8\text{V}; \ R1 = 0\Omega; \ C_{OUT} = 2\times22\mu\text{F} \]

**Load Transient Response**

\[ I_{OUT} = 10\text{mA to } 2.5\text{A}; \ V_{OUT} = 1.8\text{V}; \ R1 = 10\Omega; \ C_{OUT} = 22\mu\text{F} \]

**Line Transient Response**

\[ V_{OUT} = 1.8\text{V}; \ I_{OUT} = 1.5\text{A}; \ C_{FF} = 100\text{pF} \]

**Line Regulation**

\[ V_{OUT} = 1.8\text{V}; \ I_{OUT} = 1\text{A} \]

**Enable Soft Start**

\[ V_{IN} = 3.6\text{V}; \ V_{OUT} = 1.8\text{V}; \ I_{OUT} = 2.5\text{A}; \ C_{FF} = 100\text{pF} \]

**Enable Soft Start**

\[ V_{IN} = 3.6\text{V}; \ V_{OUT} = 1.8\text{V}; \ I_{OUT} = 2.5\text{A}; \ C_{FF} = 1\text{nF} \]
Typical Characteristics

Heavy Load Switching Waveform
(V_in = 3.6V; V_out = 1.8V; I_out = 2.5A; R1 = 10Ω; C_out = 22μF)

Light Load Switching Waveform
(V_in = 3.6V; V_out = 1.8V; I_out = 1mA; C_FF = 0pF)

Light Load Switching Waveform
(V_in = 3.6V; V_out = 1.8V; I_out = 1mA; C_FF = 100pF)
Functional Description

The AAT2153 is a high performance 2.5A monolithic step-down converter operating at a 1.4MHz switching frequency. It minimizes external component size, optimizes efficiency over the complete load range, and produces reduced ripple and spectral noise. Apart from the small bypass input capacitor, only a small L-C filter is required at the output. Typically, a 3.3μH inductor and a 22μF ceramic capacitor are recommended for a 3.3V output (see table of recommended values).

At dropout, the converter duty cycle increases to 100% and the output voltage tracks the input voltage minus the $R_{DS(on)}$ drop of the P-channel high-side MOSFET (plus the DC drop of the external inductor). The device integrates extremely low $R_{DS(on)}$ MOSFETs to achieve low dropout voltage during 100% duty cycle operation. This is advantageous in applications requiring high output voltages (typically > 2.5V) at low input voltages.

The integrated low-loss MOSFET switches can provide greater than 95% efficiency at full load. Light load operation maintains high efficiency, low ripple and low spectral noise even at lower currents (typically <150mA).

In battery-powered applications, as $V_{in}$ decreases, the converter dynamically adjusts the operating frequency prior to dropout to maintain the required duty cycle and provide accurate output regulation. Output regulation is maintained until the dropout voltage, or minimum input voltage, is reached. At 2.5A output load, dropout voltage headroom is approximately 200mV.

The AAT2153 typically achieves better than ±0.5% output regulation across the input voltage and output load range. A current limit of 3.5A (typical) protects the IC and system components from short-circuit damage. Typical no load quiescent current is 42μA.

Thermal protection completely disables switching when the maximum junction temperature is detected. The
junction over-temperature threshold is 140°C with 15°C of hysteresis. Once an over-temperature or over-current fault condition is removed, the output voltage automatically recovers.

Peak current mode control and optimized internal compensation provide high loop bandwidth and excellent response to input voltage and fast load transient events. Soft start eliminates output voltage overshoot when the enable or the input voltage is applied. Under-voltage lockout prevents spurious start-up events.

**Control Loop**

The AAT2153 is a peak current mode step-down converter. The current through the P-channel MOSFET (high side) is sensed for current loop control, as well as short-circuit and overload protection. A fixed slope compensation signal is added to the sensed current to maintain stability for duty cycles greater than 50%. The peak current mode loop appears as a voltage-programmed current source in parallel with the output capacitor.

The output of the voltage error amplifier programs the current mode loop for the necessary peak switch current to force a constant output voltage for all load and line conditions. Internal loop compensation terminates the transconductance voltage error amplifier output. The reference voltage is internally set to program the converter output voltage greater than or equal to 0.6V.

**Soft Start/Enable**

Soft start limits the current surge seen at the input and eliminates output voltage overshoot. When pulled low, the enable input forces the AAT2153 into a low-power, non-switching state. The total input current during shutdown is less than 1μA.

**Current Limit and Over-Temperature Protection**

For overload conditions, the peak input current is limited. To minimize power dissipation and stresses under current limit and short-circuit conditions, switching is terminated after entering current limit for a series of pulses. Switching is terminated for seven consecutive clock cycles after a current limit has been sensed for a series of four consecutive clock cycles.

Thermal protection completely disables switching when internal dissipation becomes excessive. The junction over-temperature threshold is 140°C with 15°C of hysteresis. Once an over-temperature or over-current fault conditions is removed, the output voltage automatically recovers.

**Under-Voltage Lockout**

Internal bias of all circuits is controlled via the VCC input. Under-voltage lockout (UVLO) guarantees sufficient V_{IN} bias and proper operation of all internal circuitry prior to activation.

---

**Figure 1: AAT2153 Evaluation Schematic.**

---

**Table:**

<table>
<thead>
<tr>
<th>V_{OUT}(V)</th>
<th>R3 (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.8</td>
<td>19.6</td>
</tr>
<tr>
<td>0.9</td>
<td>29.4</td>
</tr>
<tr>
<td>1.0</td>
<td>39.2</td>
</tr>
<tr>
<td>1.1</td>
<td>49.9</td>
</tr>
<tr>
<td>1.2</td>
<td>59.0</td>
</tr>
<tr>
<td>1.3</td>
<td>68.1</td>
</tr>
<tr>
<td>1.4</td>
<td>78.7</td>
</tr>
<tr>
<td>1.5</td>
<td>88.7</td>
</tr>
<tr>
<td>1.6</td>
<td>98.7</td>
</tr>
<tr>
<td>1.7</td>
<td>118</td>
</tr>
<tr>
<td>1.8</td>
<td>137</td>
</tr>
<tr>
<td>1.9</td>
<td>157</td>
</tr>
<tr>
<td>2.0</td>
<td>187</td>
</tr>
<tr>
<td>2.1</td>
<td>217</td>
</tr>
<tr>
<td>2.2</td>
<td>247</td>
</tr>
<tr>
<td>2.3</td>
<td>267</td>
</tr>
</tbody>
</table>
Component Selection

Inductor Selection

The step-down converter uses peak current mode control with slope compensation to maintain stability for duty cycles greater than 50%. The output inductor value must be selected so that the inductor current down slope meets the internal slope compensation requirements. The inductor should be set equal to the output voltage numeric value in μH. This guarantees that there is sufficient internal slope compensation.

Manufacturer’s specifications list both the inductor DC current rating, which is a thermal limitation, and the peak current rating, which is determined by the saturation characteristics. The inductor should not show any appreciable saturation under normal load conditions. Some inductors may meet the peak and average current ratings yet result in excessive losses due to a high DCR. Always consider the losses associated with the DCR and its effect on the total converter efficiency when selecting an inductor.

The 3.3μH CDRH4D28 series Sumida inductor has a 49.2mΩ worst case DCR and a 1.57A DC current rating. At full 2.5A load, the inductor DC loss is 97mW which gives less than 1.5% loss in efficiency for a 2.5A, 3.3V output.

Input Capacitor

Select a 10μF to 22μF X7R or X5R ceramic capacitor for the input. To estimate the required input capacitor size, determine the acceptable input ripple level (VPP) and solve for C. The calculated value varies with input voltage and is a maximum when VIN is double the output voltage.

\[
C_{IN} = \frac{V_O}{V_{IN}} \cdot \left(1 - \frac{V_O}{V_{IN}}\right) \frac{\left(V_{PP} - ESR\right) \cdot F_S}{V_O \cdot \left(1 - \frac{V_O}{V_{IN}}\right) = \frac{1}{4} \text{ for } V_{IN} = 2 \cdot V_O}
\]

\[
C_{IN(MAX)} = \frac{\left(V_{PP} - ESR\right) \cdot 4 \cdot F_S}{1}
\]

Always examine the ceramic capacitor DC voltage coefficient characteristics when selecting the proper value. For example, the capacitance of a 10μF, 6.3V, X5R ceramic capacitor with 5.0V DC applied is actually about 6μF. Some examples of DC bias voltage versus capacitance for different package sizes are shown in Figure 2.

![Figure 2: Capacitance vs. DC Bias Voltage for Different Package Sizes.](image)

The maximum input capacitor RMS current is:

\[
I_{RMS} = I_O \cdot \sqrt{\frac{V_O}{V_{IN}} \cdot \left(1 - \frac{V_O}{V_{IN}}\right)}
\]

The input capacitor RMS ripple current varies with the input and output voltage and will always be less than or equal to half of the total DC load current.

\[
\sqrt{\frac{V_O}{V_{IN}} \cdot \left(1 - \frac{V_O}{V_{IN}}\right)} = \sqrt{0.5^2} = \frac{1}{2}
\]

for \( V_{IN} = 2 \cdot V_O \)

\[
I_{RMS(MAX)} = I_O \cdot \frac{1}{2}
\]

The term \( \frac{V_O}{V_{IN}} \cdot \left(1 - \frac{V_O}{V_{IN}}\right) \) appears in both the input voltage ripple and input capacitor RMS current equations and is a maximum when \( V_O \) is twice \( V_{IN} \). This is why the input voltage ripple and the input capacitor RMS current ripple are a maximum at 50% duty cycle.

The input capacitor provides a low impedance loop for the edges of pulsed current drawn by the AAT2153. Low ESR/ESL X7R and X5R ceramic capacitors are ideal for this function. To minimize stray inductance, the capacitor should be placed as closely as possible to the IC. This keeps the high frequency content of the input current localized, minimizing EMI and input voltage ripple.

The proper placement of the input capacitor (C1) can be seen in the evaluation board layout in the Layout section of this datasheet (see Figure 3).
A laboratory test set-up typically consists of two long wires running from the bench power supply to the evaluation board input voltage pins. The inductance of these wires, along with the low-ESR ceramic input capacitor, can create a high Q network that may affect converter performance. This problem often becomes apparent in the form of excessive ringing in the output voltage during load transients. Errors in the loop phase and gain measurements can also result.

Since the inductance of a short PCB trace feeding the input voltage is significantly lower than the power leads from the bench power supply, most applications do not exhibit this problem.

In applications where the input power source lead inductance cannot be reduced to a level that does not affect the converter performance, a high ESR tantalum or aluminum electrolytic should be placed in parallel with the low ESR/ESL bypass ceramic capacitor. This dampens the high Q network and stabilizes the system.

**Output Capacitor**

The output capacitor limits the output ripple and provides holdup during large load transitions. A 10μF to 22μF X5R or X7R ceramic capacitor typically provides sufficient bulk capacitance to stabilize the output during large load transitions and has the ESR and ESL characteristics necessary for low output ripple.

The output voltage droop due to a load transient is dominated by the capacitance of the ceramic output capacitor. During a step increase in load current, the ceramic output capacitor alone supplies the load current until the loop responds. Within two or three switching cycles, the loop responds and the inductor current increases to match the load current demand. The relationship of the output voltage droop during the three switching cycles to the output capacitance can be estimated by:

\[ C_{OUT} = \frac{3 \cdot \Delta I_{LOAD}}{V_{DROOP} \cdot F_S} \]

Once the average inductor current increases to the DC load level, the output voltage recovers. The above equation establishes a limit on the minimum value for the output capacitor with respect to load transients.

The internal voltage loop compensation also limits the minimum output capacitor value to 10μF. This is due to its effect on the loop crossover frequency (bandwidth), phase margin, and gain margin. Increased output capacitance will reduce the crossover frequency with greater phase margin.

**Adjustable Output Resistor Selection**

The output voltage on the AAT2153 is programmed with external resistors R3 and R4. To limit the bias current required for the external feedback resistor string while maintaining good noise immunity, the minimum suggested value for R4 is 59kΩ. Although a larger value will further reduce quiescent current, it will also increase the impedance of the feedback node, making it more sensitive to external noise and interference. Table 1 summarizes the resistor values for various output voltages with R4 set to either 59kΩ for good noise immunity or 221kΩ for reduced no load input current.

The external resistor R3, combined with an external 100pF feed forward capacitor (C8 in Figure 1), delivers enhanced transient response for extreme pulsed load applications and reduces ripple in light load conditions. The addition of the feed forward capacitor typically requires a larger output capacitor C3-C4 for stability. The external resistors set the output voltage according to the following equation:

\[ V_{OUT} = 0.6V \left(1 + \frac{R3}{R4}\right) \]

or

\[ R3 = \left[\frac{V_{OUT}}{V_{REF}} - 1\right]R4 \]

<table>
<thead>
<tr>
<th>V_{OUT} (V)</th>
<th>R4 = 59kΩ</th>
<th>R3 (kΩ)</th>
<th>R4 = 221kΩ</th>
<th>R3 (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.8</td>
<td>19.6</td>
<td>75</td>
<td>113</td>
<td>0.9</td>
</tr>
<tr>
<td>0.9</td>
<td>29.4</td>
<td>150</td>
<td>221</td>
<td>1.0</td>
</tr>
<tr>
<td>1.0</td>
<td>39.2</td>
<td>187</td>
<td>261</td>
<td>1.1</td>
</tr>
<tr>
<td>1.1</td>
<td>49.9</td>
<td>221</td>
<td>301</td>
<td>1.2</td>
</tr>
<tr>
<td>1.2</td>
<td>59.0</td>
<td>221</td>
<td>332</td>
<td>1.3</td>
</tr>
<tr>
<td>1.3</td>
<td>68.1</td>
<td>261</td>
<td>442</td>
<td>1.4</td>
</tr>
<tr>
<td>1.4</td>
<td>78.7</td>
<td>301</td>
<td>464</td>
<td>1.5</td>
</tr>
<tr>
<td>1.5</td>
<td>88.7</td>
<td>332</td>
<td>523</td>
<td>1.6</td>
</tr>
<tr>
<td>1.6</td>
<td>98.7</td>
<td>442</td>
<td>587</td>
<td>1.8</td>
</tr>
<tr>
<td>1.8</td>
<td>118</td>
<td>442</td>
<td>587</td>
<td>1.85</td>
</tr>
<tr>
<td>1.9</td>
<td>124</td>
<td>464</td>
<td>587</td>
<td>2.0</td>
</tr>
<tr>
<td>2.0</td>
<td>137</td>
<td>523</td>
<td>587</td>
<td>2.5</td>
</tr>
<tr>
<td>2.5</td>
<td>187</td>
<td>715</td>
<td>587</td>
<td>3.0</td>
</tr>
<tr>
<td>3.0</td>
<td>237</td>
<td>887</td>
<td>587</td>
<td>3.3</td>
</tr>
</tbody>
</table>

Table 1: AAT2153 Resistor Values for Various Output Voltages.
Thermal Calculations

There are three types of losses associated with the AAT2153 step-down converter: switching losses, conduction losses, and quiescent current losses. Conduction losses are associated with the R_{DS(ON)} characteristics of the power output switching devices. Switching losses are dominated by the gate charge of the power output switching devices. At full load, assuming continuous conduction mode (CCM), a simplified form of the losses is given by:

\[ P_{\text{TOTAL}} = I_o^2 \cdot (R_{\text{DS(ON)}H} \cdot V_o + R_{\text{DS(ON)L}} \cdot [V_{\text{IN}} - V_o]) \div V_{\text{IN}} + (t_{sw} \cdot F_S \cdot I_o + I_Q) \cdot V_{\text{IN}} \]

Where:
- \( I_o \) is the step-down converter quiescent current.
- \( t_{sw} \) is used to estimate the full load step-down converter switching losses.

For the condition where the step-down converter is in dropout at 100% duty cycle, the total device dissipation reduces to:

\[ P_{\text{TOTAL}} = I_o^2 \cdot (R_{\text{DS(ON)}H} \cdot V_o + R_{\text{DS(ON)L}} \cdot [V_{\text{IN}} - V_o]) \div V_{\text{IN}} + (t_{sw} \cdot F_S \cdot I_o + I_Q) \cdot V_{\text{IN}} \]

Since \( R_{\text{DS(ON)}} \), quiescent current, and switching losses all vary with input voltage, the total losses should be investigated over the complete input voltage range.

The maximum junction temperature can be derived from the \( \theta_JA \) for the QFN33-16 package, which is 50°C/W.

\[ T_J(\text{MAX}) = P_{\text{TOTAL}} \cdot \theta_JA + T_{\text{AMB}} \]

Layout

The suggested PCB layout for the AAT2153 is shown in Figures 3 and 4. The following guidelines should be used to help ensure a proper layout.

1. The input capacitor (C1) should connect as closely as possible to VP and PGND.
2. C2 and L1 should be connected as closely as possible. The connection of L1 to the LX pin should be as short as possible.
3. The feedback trace or FB pin should be separate from any power trace and connect as closely as possible to the load point. Sensing along a high-current load trace will degrade DC load regulation.
4. The resistance of the trace from the load return to PGND should be kept to a minimum. This will help to minimize any error in DC regulation due to differences in the potential of the internal signal ground and the power ground.
5. Connect unused signal pins to ground to avoid unwanted noise coupling.
Design Example

Specifications

\[ V_O = 3.3\text{V} @ I_O = 2.5\text{A}, \text{Pulsed Load } \Delta I_{\text{LOAD}} = 2.4\text{A} \]
\[ V_{\text{IN}} = 2.7\text{V to 4.2V (3.6V nominal)} \]
\[ F_S = 1.4\text{MHz} \]
\[ T_{\text{AMB}} = 85^\circ\text{C in QFN33-16 Package} \]

Output Inductor

\[ L = V_O (\mu\text{H}) = 3.3\mu\text{H}; \text{see Table 2}. \]

For Wurth inductor 7447789003 3.3\mu\text{H} DCR = 30m\Omega \text{ max.}

\[ \Delta I = \frac{V_O}{L \cdot F_S} \cdot \left(1 - \frac{V_O}{V_{\text{IN}}}\right) = \frac{3.3\text{V}}{3.3\mu\text{H} \cdot 1.4\text{MHz}} \cdot \left(1 - \frac{3.3\text{V}}{4.2\text{V}}\right) = 153\text{mA} \]

\[ I_{\text{PK}} = I_O + \frac{\Delta I}{2} = 2.5\text{A} + 0.077\text{A} = 2.577\text{A} \]

\[ P_L = I_O^2 \cdot \text{DCR} = 2.5\text{A}^2 \cdot 30\text{m}\Omega = 188\text{mW} \]

Output Capacitor

\[ V_{\text{DROOP}} = 0.2\text{V} \]

\[ C_{\text{OUT}} = \frac{3 \cdot \Delta I_{\text{LOAD}}}{V_{\text{DROOP}} \cdot F_S} = \frac{3 \cdot 2.4\text{A}}{0.2\text{V} \cdot 1.4\text{MHz}} = 25.7\mu\text{F}; \text{use 2x}22\mu\text{F} \]

\[ I_{\text{RMS(MAX)}} = \frac{1}{2 \sqrt{3}} \cdot \left(\frac{V_{\text{OUT}}}{L \cdot F_S \cdot V_{\text{IN(MAX)}}} - \frac{V_{\text{OUT}}}{V_{\text{IN(MAX)}}}\right) = \frac{1}{2 \sqrt{3}} \cdot \frac{3.3\text{V} \cdot (4.2\text{V} - 3.3\text{V})}{3.3\mu\text{H} \cdot 1.4\text{MHz} \cdot 4.2\text{V}} = 44\text{mArms} \]

\[ P_{\text{esr}} = \text{esr} \cdot I_{\text{RMS}}^2 = 5\text{m}\Omega \cdot (44\text{mA})^2 = 9.8\mu\text{W} \]

Input Capacitor

Input Ripple \( V_{\text{PP}} = 50\text{mV} \)

\[ C_{\text{IN}} = \frac{1}{\left(V_{\text{PP}} \cdot (I_{O1} + I_{O2}) \cdot 4 \cdot F_S\right) \cdot 4 \cdot F_S} = \frac{1}{\left(50\text{mV} \cdot 1.4\text{A} \cdot 5\text{m}\Omega\right) \cdot 4 \cdot 1.2\text{MHz}} = 11.9\mu\text{F}; \text{use 2x}10\mu\text{F} \]

\[ I_{\text{RMS(MAX)}} = \frac{I_O}{2} = 1.25\text{Arms} \]

\[ P = \text{esr} \cdot I_{\text{RMS}}^2 = 5\text{m}\Omega \cdot (1.25\text{A})^2 = 6.25\text{mW} \]
AAT2153 Losses

Total losses can be estimated by calculating the dropout \( V_{IN} = V_O \) losses where the power MOSFET \( R_{DS(ON)} \) will be at the maximum value. All values assume an 85°C ambient temperature and a 120°C junction temperature with the QFN 50°C/W package.

\[
P_{LOSS} = I_O^2 \cdot R_{DS(ON)} = 2.5A^2 \cdot 0.12\Omega = 750mW
\]

\[
T_{j(MAX)} = T_{AMB} + \Theta_{JA} \cdot P_{LOSS} = 85°C + (50°C/W) \cdot 750mW = 122.5°C
\]

The total losses are also investigated at the nominal lithium-ion battery voltage (3.6V). The simplified version of the \( R_{DS(ON)} \) losses assumes that the N-channel and P-channel \( R_{DS(ON)} \) are equal.

\[
P_{TOTAL} = I_O^2 \cdot R_{DS(ON)} + [(tsw \cdot F_S \cdot I_O + I_Q) \cdot V_{IN}]
\]

\[
= 2.5A^2 \cdot 120m\Omega + [(5ns \cdot 1.4MHz \cdot 2.5A + 70\mu A) \cdot 3.6V] = 813mW
\]

\[
T_{j(MAX)} = T_{AMB} + \Theta_{JA} \cdot P_{LOSS} = 85°C + (50°C/W) \cdot 813mW = 125.6°C
\]

<table>
<thead>
<tr>
<th>( V_{OUT} ) (V)</th>
<th>Inductance (( \mu )H)</th>
<th>Part Number</th>
<th>Manufacturer</th>
<th>Size (mm)</th>
<th>Rated Current (A)</th>
<th>( I_{SAT} ) (A)</th>
<th>DCR (m( \Omega ))</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3</td>
<td>3.0</td>
<td>CDRH5D28RHPNP</td>
<td>Sumida</td>
<td>6x6x3</td>
<td>2.4</td>
<td>31.8</td>
<td></td>
</tr>
<tr>
<td>3.3</td>
<td>3.3</td>
<td>7447789003</td>
<td>Wurth</td>
<td>7x7x3</td>
<td>3.42</td>
<td>4.7</td>
<td>30.0</td>
</tr>
<tr>
<td>2.5</td>
<td>2.5</td>
<td>CDRH5D28NP</td>
<td>Sumida</td>
<td>6x6x3</td>
<td>2.6</td>
<td>4.2</td>
<td>24.0</td>
</tr>
<tr>
<td>1.8</td>
<td>1.8</td>
<td>CDRH4D28</td>
<td>Sumida</td>
<td>6x6x2</td>
<td>2.5</td>
<td>46.0</td>
<td></td>
</tr>
<tr>
<td>1.5</td>
<td>1.4</td>
<td>CDRH5D14HPNP</td>
<td>Sumida</td>
<td>6x6x1.5</td>
<td>2.8</td>
<td>5.0</td>
<td>40.3</td>
</tr>
<tr>
<td>1.2</td>
<td>1.2</td>
<td>CDRH4D28</td>
<td>Sumida</td>
<td>5x5x3</td>
<td>2.56</td>
<td>3.9</td>
<td>23.6</td>
</tr>
<tr>
<td>1.0</td>
<td>1.0</td>
<td>CDRH5D14NP</td>
<td>Sumida</td>
<td>6x6x1.5</td>
<td>3.6</td>
<td>3.3</td>
<td>25.6</td>
</tr>
<tr>
<td>0.8</td>
<td>0.9</td>
<td>CDRH5D14HPNP</td>
<td>Sumida</td>
<td>6x6x1.5</td>
<td>3.5</td>
<td>5.0</td>
<td>27.5</td>
</tr>
<tr>
<td>0.6</td>
<td>0.6</td>
<td>CDRH5D14HPNP</td>
<td>Sumida</td>
<td>6x6x1.5</td>
<td>3.9</td>
<td>6.0</td>
<td>22.5</td>
</tr>
</tbody>
</table>

Table 2: Surface Mount Inductors.

<table>
<thead>
<tr>
<th>Manufacturer</th>
<th>Part Number</th>
<th>Value</th>
<th>Voltage</th>
<th>Temp. Co.</th>
<th>Case</th>
</tr>
</thead>
<tbody>
<tr>
<td>Murata</td>
<td>GRM21BR60J106KE19</td>
<td>10( \mu )F</td>
<td>6.3V</td>
<td>X5R</td>
<td>0805</td>
</tr>
<tr>
<td>Murata</td>
<td>GRM21BR60J226ME39</td>
<td>22( \mu )F</td>
<td>6.3V</td>
<td>X5R</td>
<td>0805</td>
</tr>
<tr>
<td>Murata</td>
<td>GRM31CR60J226KE19</td>
<td>22( \mu )F</td>
<td>6.3V</td>
<td>X5R</td>
<td>1206</td>
</tr>
</tbody>
</table>

Table 3: Surface Mount Capacitors.
## Ordering Information

<table>
<thead>
<tr>
<th>Package</th>
<th>Marking¹</th>
<th>Part Number (Tape and Reel)²</th>
</tr>
</thead>
<tbody>
<tr>
<td>QFN33-16</td>
<td>SQXYY</td>
<td>AAT2153IVN-0.6-T1</td>
</tr>
</tbody>
</table>

Skyworks Green™ products are compliant with all applicable legislation and are halogen-free.

For additional information, refer to Skyworks Definition of Green™, document number SQ04-0074.

## Package Information

### QFN33-16³

1. XYY = assembly and date code.
2. Sample stock is generally held on part numbers listed in **BOLD**.
3. The leadless package family, which includes QFN, TQFN, DFN, TDFN and STDFN, has exposed copper (unplated) at the end of the lead terminals due to the manufacturing process. A solder fillet at the exposed copper edge cannot be guaranteed and is not required to ensure a proper bottom solder connection.

---

All dimensions in millimeters.

---

© 2012 Skyworks Solutions, Inc. All Rights Reserved.